ASU Electronic Theses and Dissertations
This collection includes most of the ASU Theses and Dissertations from 2011 to present. ASU Theses and Dissertations are available in downloadable PDF format; however, a small percentage of items are under embargo. Information about the dissertations/theses includes degree information, committee members, an abstract, supporting data or media.
In addition to the electronic theses found in the ASU Digital Repository, ASU Theses and Dissertations can be found in the ASU Library Catalog.
Dissertations and Theses granted by Arizona State University are archived and made available through a joint effort of the ASU Graduate College and the ASU Libraries. For more information or questions about this collection contact or visit the Digital Repository ETD Library Guide or contact the ASU Graduate College at gradformat@asu.edu.
- Cao, Yu
- 2 Arizona State University
- 1 Barnaby, Hugh
- 1 Chakrabarti, Chaitali
- 1 Dessai, Gajanan
- 1 Gildenblat, Gennady
- 1 Mcandrew, Colin
- more
- 1 Roveda, Janet
- 1 Subramaniam, Anupama R.
- 1 Yu, Hongbin
- 2 English
- Electrical engineering
- Engineering
- 1 Charcaterization
- 1 Design flow
- 1 Multiple Input Switching
- 1 Performance verification
- 1 Standardcell
- more
- 1 Variation
- Language in Trauma: A Pilot Study of Pause Frequency as a Predictor of Cognitive Change Due to Post Traumatic Stress Disorder
- Subvert City: The Interventions of an Anarchist in Occupy Phoenix, 2011-2012
- Exploring the Impact of Augmented Reality on Collaborative Decision-Making in Small Teams
- Towards a National Cinema: An Analysis of Caliwood Films by Luis Ospina and Carlos Mayolo and Their Fundamental Contribution to Colombian Film
- 国家集中采购试点政策对制药企业和制药产业的影响评估
Characterization of standard cells is one of the crucial steps in the IC design. Scaling of CMOS technology has lead to timing un-certainties such as that of cross coupling noise due to interconnect parasitic, skew variation due to voltage jitter and proximity effect of multiple inputs switching (MIS). Due to increased operating frequency and process variation, the probability of MIS occurrence and setup / hold failure within a clock cycle is high. The delay variation due to temporal proximity of MIS is significant for multiple input gates in the standard cell library. The shortest paths are affected by MIS due …
- Contributors
- Subramaniam, Anupama R., Cao, Yu, Chakrabarti, Chaitali, et al.
- Created Date
- 2012
Scaling of the classical planar MOSFET below 20 nm gate length is facing not only technological difficulties but also limitations imposed by short channel effects, gate and junction leakage current due to quantum tunneling, high body doping induced threshold voltage variation, and carrier mobility degradation. Non-classical multiple-gate structures such as double-gate (DG) FinFETs and surrounding gate field-effect-transistors (SGFETs) have good electrostatic integrity and are an alternative to planar MOSFETs for below 20 nm technology nodes. Circuit design with these devices need compact models for SPICE simulation. In this work physics based compact models for the common-gate symmetric DG-FinFET, independent-gate asymmetric …
- Contributors
- Dessai, Gajanan, Gildenblat, Gennady, Gildenblat, Gennady, et al.
- Created Date
- 2012